

# 8 Bit Level Translator for I<sup>2</sup>C Applications

### **DESCRIPTION**

The SUM2108 is a high-performance configurable dual-voltage-supply translator for bi-directional voltage translation over a wide range of input and output voltages levels. The SUM2108 also works in a push-pull environment.

It is intended for use as a voltage translator between  $I^2C$ -Bus compliant masters and slaves. Internal 10 K $\Omega$  pull-up resistors are provided.

The device is designed so the A port tracks the  $V_{CCA}$  level and the B port tracks the  $V_{CCB}$  level. This allows for bi-directional A/B-port voltage translation between any two levels from 1.65 V to 5.5 V.  $V_{CCA}$  can equal  $V_{CCB}$  from 1.65 V to 5.5 V. Either  $V_{CC}$  can be powered-up first. Internal power-down control circuits place the device in 3-state if either  $V_{CC}$  is removed.

The four ports of the device have automatic direction-sense capability. Either port may sense an input signal and transfer it as an output signal to the other port.

### **FEATURES**

- Bi-Directional Interface between Any Two Levels: 1.65 V to 5.5 V
- No Direction Control Needed
- Internal 10 k Pull-Up Resistors
- System GPIO Resources Not Required when OE tied to V<sub>CCA</sub>
- I<sup>2</sup>C-Bus Isolation
- A/B Port  $V_{OL} = 175 \text{ mV}$  (Typical),  $V_{IL} = 150 \text{ mV}$ ,  $I_{OL} = 6 \text{ mA}$
- Open-Drain Inputs/Outputs
- Works in Push Pull Environment
- Accommodates Standard-Mode and Fast-Mode I<sup>2</sup>C-Bus Devices
- Supports I<sup>2</sup>C Clock Stretching & Multi-Master
- Fully Configurable: Inputs and Outputs Track V<sub>CC</sub>
- Non-Preferential Power-Up; Either V<sub>CC</sub> Can Power-Up First
- Outputs Switch to 3-State if Either V<sub>CC</sub> is at GND
- Tolerant Output Enable: 5 V
- ESD Protection Exceeds:

B Port:  $\pm$  8 kV HBM ESD (vs. GND & vs. V<sub>CCB</sub>) All Pins:  $\pm$  4 kV HBM ESD (per JESD22-A114) All Pins:  $\pm$  2 kV CDM Pass (per JESD22-C101)

### ORDER INFORMATION

| Model   | Package | Ordering Number | Packing Option |
|---------|---------|-----------------|----------------|
| SUM2108 | SSOP-24 | SUM2108SS24     | Tape and Reel  |



## PIN CONFIGURATION (Top View)



## PIN DESCRIPTIONS

| Pin No.     | Symbol            | Description                             |
|-------------|-------------------|-----------------------------------------|
| 1           | V <sub>CCA1</sub> | Group1 A-Side Power Supply              |
| 2,3,4,5     | A11,A12,A13,A14   | Group1 A-Side Inputs or 3-State Outputs |
| 6           | GND1              | Group1 Ground                           |
| 8,9,10,11   | A21,A22,A23,A24   | Group2 A-Side Inputs or 3-State Outputs |
| 12          | GND2              | Group2 Ground                           |
| 13          | OE2               | Group2 Output Enable port, Input        |
| 17,16,15,14 | B21,B22,B23,B24   | Group2 B-Side Inputs or 3-State Outputs |
| 18          | V <sub>CCB2</sub> | Group2 B-Side Power Supply              |
| 19          | OE1               | Group1 Output Enable port, Input        |
| 23,22,21,20 | B11,B12,B13,B14   | Group1 B-Side Inputs or 3-State Outputs |
| 24          | V <sub>CCB1</sub> | Group1 B-Side Power Supply              |

## **TRUTH TABLE**

2

| Control OEn <sup>(1)</sup> | Outputs          |
|----------------------------|------------------|
| Low Logic Level            | 3-State          |
| High Logic Level           | Normal Operation |

### Note1:

1. If the OEn pin is driven LOW, the SUM2108 is disabled and the An1 ~ An4, Bn1 ~ Bn4 pins (including dynamic drivers) are forced into 3-state and all four 10 k $\Omega$  internal pull-up resisters are decoupled from their respective V<sub>CC</sub>.



### **BLOCK DIAGRAM**



Figure 1. 1 of 8 Channels

### **FUNCTIONAL DESCRIPTION**

## Power-Up/Power-Down Sequencing

SUM2108 is a bi-directional level shift. So, translators offer an advantage in that either V<sub>CC</sub> may be powered up first. This benefit derives from the chip design. When either V<sub>CC</sub> is at 0 V, outputs are in a high-impedance state. The control input (OEn) is designed to track the V<sub>CCA</sub> supply. A pull-down resistor tying OEn to GND should be used to ensure that bus contention, excessive currents, or oscillations do not occur during power-up/-down. The size of the pull-down resistor is based upon the current-sinking capability of the device driving the OEn pin. We recommended the power-up and power-down as below:

### The recommended power-up sequence is:

- Apply power to the first  $V_{CC}$ . 1.
- 2. Apply power to the second  $V_{CC}$ .
- Drive the OEn input HIGH to enable the device.

### The recommended power-down sequence is:

- Drive OEn input LOW to disable the device. 1.
- 2. Remove power from either V<sub>CC</sub>.
- Remove power from the other V<sub>CC</sub>. 3.

Note 2:Alternatively, the OEn pin can be hardwired to V<sub>CCA</sub> to save GPIO pins. If OEn is hardwired to V<sub>CCA</sub>, either  $V_{\text{CC}}$  can be powered up or down first.



## **APPLICATION CIRCUITS**



Figure 2. Application Circuit(\*)

Note\*: This electric circuit only supplies for reference.

### APPLICATION INFORMATION

SUM2108 has open-drain I/Os and includes a total of four 10K internal pull-up resistors ( $R_{PU}$ ) on each of the four data I/O pins, as shown in Figure 2. If a pair of data I/O pins (An/Bn) is not used, both pins should disconnected, eliminating unwanted current flow through the internal  $R_{PU}$ s. External  $R_{PU}$ s can be added to the I/Os to reduce the total  $R_{PU}$  value, depending on the total bus capacitance.

The designer is free to lower the total pull-up resistor value to meet the maximum  $I^2C$  edge rate per the  $I^2C$  specification. For example, according to the  $I^2C$  specification, the maximum edge rate (30% - 70%) during Fast Mode (400 kbit/s) is 300 ns. If the bus capacitance is approaching the maximum 400 pF, a lower total  $R_{PU}$  value helps keep the rise time below 300 ns (Fast Mode). Likewise, the  $I^2C$  specification also specifies a minimum Serial Clock Line High Time of 600 ns during Fast Mode (400 KHz). Lowering the total  $R_{PU}$  also helps increase the SCL High Time. If the bus capacitance approaches 400 pF, it may make sense to use the SUM2108, which does not contain internal  $R_{PU}$ . Then calculate the ideal external  $R_{PU}$  value.

Note3: Section 7.1 of the I<sup>2</sup>C specification provides an excellent guideline for pull-up resistor sizing.



### THEORY OF OPERATION

SUM2108 is designed for high-performance level shifting and buffer / repeating in an I<sup>2</sup>C application. Figure 1 shows that each bi-directional channel contains two series-N-gates and two dynamic drivers. This hybrid architecture is highly beneficial in an I<sup>2</sup>C application where auto-direction is a necessity.

For example, during the following three I<sup>2</sup>C protocol events:

- 1. Clock Stretching
- 2. Slave's ACK Bit (9th bit = 0) following a Master's Write Bit (8th bit = 0)
- 3. Clock Synchronization and Multi-Master Arbitration

The bus direction needs to change from master-to-slave to slave-to-master without the occurrence of an edge. If there is an I<sup>2</sup>C translator between the master and slave in these examples, the I<sup>2</sup>C translator must change direction when both A and B ports are LOW. The N-gates can accomplish this task very efficiently because, when both A and B ports are LOW, the N-gates act as a low-resistive short between the A and B ports.

Due to  $I^2C$ 's open-drain topology,  $I^2C$  masters and slaves are not push/pull drivers. Logic LOWs are "pulled down" (Isink), while logic HIGHs are "let go" (3-state). For example, when the master lets go of SCL (SCL always comes from the master), the rise time of SCL is largely determined by the RC time constant, where R =  $R_{PU}$  and C = the bus capacitance.

If the SUM2108 is attached to the master [on the A port] and there is a slave on the B port, the N-gates act as a low-resistive short between both ports until either of the port's  $V_{CC}/2$  thresholds are reached. After the RC time constant has reached the  $V_{CC}/2$  threshold of either port, the port's edge detector triggers both dynamic drivers to drive their respective ports in the LOW-to-HIGH (LH) direction, accelerating the rising edge. Effectively, two distinct slew rates appear in rise time. The first slew rate (slower) is the RC time constant of the bus. The second slew rate (much faster) is the dynamic driver accelerating the edge.

If both the A and B ports of the translator are HIGH, a high-impedance path exists between the A and B ports.

Because both the N-gates are turned off. If a master or slave device decides to pull SCL or SDA LOW, that device's driver pulls down ( $I_{sink}$ ) SCL or SDA until the edge reaches the A or B port  $V_{CC}/2$  threshold. When either the A or B port threshold is reached, the port's edge detector triggers both dynamic drivers to drive their respective ports in the HIGH-to-LOW (HL) direction, accelerating the falling edge.

### Vol vs. IoL

The I<sup>2</sup>C specification mandates a maximum  $V_{IL}$  (I<sub>OL</sub> of 3 mA) of  $V_{CC} \times 0.3$  and a maximum  $V_{OL}$  of 0.4 V. If there is a master on the A port of an I<sup>2</sup>C translator with a  $V_{CC}$  of 1.65 V and a slave on the I<sup>2</sup>C translator B port with a  $V_{CC}$  of 3.3 V, the maximum  $V_{IL}$  of the master is (1.65 V x 0.3) 495 mV. The slave could legally transmit a valid logic LOW of 0.4 V to the master.

If the  $I^2C$  translator's channel resistance is too high, the voltage drop across the translator could present a  $V_{IL}$  to the master greater than 495 mV. To complicate matters, the  $I^2C$  specification states that 6 mA of  $I_{OL}$  is recommended for bus capacitances approaching 400 pF. More  $I_{OL}$  increases the voltage drop across the  $I^2C$  translator. The  $I^2C$  application benefits when  $I^2C$  translators exhibit low  $V_{OL}$  performance.



### I<sup>2</sup>C Bus Isolation

The SUM2108 supports I<sup>2</sup>C-Bus isolation for the following conditions:

- ♦ Bus isolation if bus clear
- Bus isolation if either V<sub>CC</sub> goes to ground

### **Bus Clear**

Because the I<sup>2</sup>C specification defines the minimum SCL frequency of DC, the SCL signal can be held LOW forever; however. This condition shuts down the I<sup>2</sup>C bus. The I<sup>2</sup>C specification refers to this condition as "Bus Clear."

In Figure 3; if slave #2 holds down SCL forever, the master and slave #1 are not able to communicate because the SUM2108 passes the SCL stuck-LOW condition from slave #2 to slave #1 and as the master. However, if the OE pin is pulled LOW (disabled), both ports (A and B) are 3-stated. This results in the SUM2108 isolating slave #2 from the master and slave #1, allowing full communication between the master and slave #1.

## V<sub>CC</sub> to GND

If slave #2 is a camera that is suddenly removed from the  $I^2C$  bus, resulting in  $V_{CCB}$  transitioning from a valid  $V_{CC}$  (1.65 V ~ 5.5 V) to 0 V; the SUM2108 automatically forces SCL and SDA on both its A and B ports into 3-state. Once  $V_{CCB}$  has reached 0 V, full  $I^2C$  communication between the master and slave #1 remains undisturbed.



Figure 3. Bus Isolation



### ABSOLUTE MAXIMUM RATINGS

| Symbol                                | Pa                                      | rameter                                     | Min  | Max                      | Unit |
|---------------------------------------|-----------------------------------------|---------------------------------------------|------|--------------------------|------|
| $V_{CCA}, V_{CCB}$                    | Supply Voltage                          |                                             | -0.5 | 7.0                      |      |
|                                       |                                         | An Port                                     | -0.5 | 7.0                      | V    |
| $V_{IN}$                              | DC Input Voltage                        | Bn Port                                     | -0.5 | 7.0                      | V    |
|                                       |                                         | Control Input (OEn)                         | -0.5 | 7.0                      |      |
|                                       |                                         | An Outputs 3-State                          | -0.5 | 7.0                      |      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Output Voltage <sup>(1)</sup>           | Bn Outputs 3-State                          | -0.5 | 7.0                      | V    |
| Vo                                    | V <sub>0</sub> Output voltage           | An Outputs Active                           | -0.5 | V <sub>CCA</sub> + 0.5 V | V    |
|                                       |                                         | Bn Outputs Active                           | -0.5 | V <sub>CCB</sub> + 0.5 V |      |
| I <sub>IK</sub>                       | DC Input Diode Current                  | At V <sub>IN</sub> < 0 V                    |      | -50                      |      |
|                                       | I <sub>OK</sub> DC Output Diode Current | At V <sub>O</sub> < 0 V                     |      | -50                      |      |
| IOK                                   |                                         | At V <sub>O</sub> > V <sub>CC</sub>         |      | +50                      | mA   |
| I <sub>OH</sub> /I <sub>OL</sub>      | DC Output Source/Sink Cui               | rrent                                       | -50  | +50                      |      |
| I <sub>cc</sub>                       | DC V <sub>CC</sub> or Ground Current    | per Supply Pin                              |      | ±100                     |      |
| T <sub>STG</sub>                      | Storage Temperature Rang                | e                                           | -65  | +150                     | °C   |
| Τ <sub>J</sub>                        | Junction temperature                    |                                             | -40  | +150                     | °C   |
|                                       |                                         | Human Body Model, B-Port<br>Pins            |      | ±8                       |      |
| ESD                                   | Electrostatic Discharge Capability      | Human Body Model, All Pins<br>(JESD22-A114) |      | ±4                       | kV   |
|                                       |                                         | Charged Device Mode,<br>JESD22-C101         |      | ±2                       |      |

### Note:

Stresses beyond those listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

1. Io absolute maximum rating must be observed.

### **CAUTION**

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. SUMSEMI recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

SUMSEMI reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. Please contact SUMSEMI sales office to get the latest datasheet.



## RECOMMENDED OPERATING CONDITIONS

| Symbol             | Pa                                           | rameter             | Min | Max       | Unit |  |
|--------------------|----------------------------------------------|---------------------|-----|-----------|------|--|
| $V_{CCA}, V_{CCB}$ | Power Supply Operation                       | 1.65                | 5.5 | V         |      |  |
|                    | V <sub>IN</sub> Input Voltage <sup>(1)</sup> | An-Port             | 0   | 5.5       | V    |  |
| $V_{IN}$           |                                              | Bn-Port             | 0   | 5.5       |      |  |
|                    |                                              | Control Input (OEn) |     | $V_{CCA}$ |      |  |
| T <sub>A</sub>     | Operating Temperature                        | Э                   | -40 | +85       | °C   |  |

Note:1. All unused inputs and I/O pins must be held at Vccı or GND. Vccı is the Vcc associated with the input side.

# DC ELECTRICAL CHARACTERISTICS(1)

 $T_A = -40^{\circ}C$  to +85°C.

| Symbol             | Parameter                     |                                                 | Conditions                                             | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Min                    | Тур | Max                  | Unit |
|--------------------|-------------------------------|-------------------------------------------------|--------------------------------------------------------|----------------------|----------------------|------------------------|-----|----------------------|------|
|                    | High Level                    | Data I                                          | nputs An                                               | 1.65~5.5             | 1.65~5.5             | V <sub>CCA</sub> - 0.4 |     |                      | V    |
| $V_{IHA}$          | Input Voltage A               | Contro                                          | ol Input OEn                                           | 1.65~5.5             | 1.65~5.5             | 0.7×V <sub>CCA</sub>   |     |                      | V    |
| $V_{IHB}$          | High Level Input<br>Voltage B | Data Inputs Bn                                  |                                                        | 1.65~5.5             | 1.65~5.5             | V <sub>CCB</sub> - 0.4 |     |                      | V    |
| \/                 | Low Level Input               | Data I                                          | nputs An                                               | 1.65~5.5             | 1.65~5.5             |                        |     | 0.4                  | V    |
| $V_{ILA}$          | Voltage A                     | Contro                                          | ol Input OEn                                           | 1.65~5.5             | 1.65~5.5             |                        |     | 0.3×V <sub>CCA</sub> | V    |
| V <sub>ILB</sub>   | Low Level<br>Input Voltage B  | Data Inputs Bn                                  |                                                        | 1.65~5.5             | 1.65~5.5             |                        |     | 0.4                  | V    |
| V <sub>OL</sub>    | Low Level<br>Output Voltage   | $V_{IL} = 0.15V$ $I_{OL} = 6 \text{ mA}$        |                                                        | 1.65~5.5             | 1.65~5.5             |                        |     | 0.4                  | V    |
| ΙL                 | Input Leakage<br>Current      | Control Input OEn,<br>$V_{IN} = V_{CCA}$ or GND |                                                        | 1.65~5.5             | 1.65~5.5             |                        |     | ±1.0                 | μA   |
| I <sub>OFF</sub>   | Power-Off                     | An                                              | $V_{IN}$ or $V_O = 0 V$ to 5.5V                        | 0                    | 5.5                  |                        |     | ±2.0                 | μA   |
| IOFF               | Leakage Current               | Bn                                              | $V_{IN}$ or $V_O = 0 V$ to 5.5 V                       | 5.5                  | 0                    |                        |     | ±2.0                 | μΛ   |
|                    |                               | An<br>Bn                                        | $V_O = 0 \text{ V to } 5.5 \text{ V},$ OE = $V_{IL}$   | 5.5                  | 5.5                  |                        |     | ±2.0                 |      |
| l <sub>OZ</sub>    | 3-State Output<br>Leakage (2) | An                                              | $V_0 = 0 \text{ V to } 5.5 \text{ V},$ OE = Don't care | 5.5                  | 0                    |                        |     | ±2.0                 | μA   |
|                    |                               | Bn                                              | $V_0 = 0 \text{ V to } 5.5 \text{ V},$ OE = Don't care | 0                    | 5.5                  |                        |     | ±2.0                 |      |
| I <sub>CCA/B</sub> | Quiescent<br>Supply Current   |                                                 | $I_{CCI}$ or $I_{CCI}$ or $I_{CCI}$ or $I_{CCI}$       | 1.65 ~ 5.5           | 1.65 ~ 5.5           |                        |     | 5.0                  | μΑ   |



# **DC ELECTRICAL CHARACTERISTICS (Continued)**

 $T_A = -40$ °C to +85°C.

| Symbol           | Parameter                   | Conditions                                              | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Min | Тур | Max  | Unit |
|------------------|-----------------------------|---------------------------------------------------------|----------------------|----------------------|-----|-----|------|------|
| Iccz             | Quiescent<br>Supply Current | $V_{IN} = V_{CCI}$ or GND,<br>$I_0 = 0$ , OE = $V_{IL}$ | 1.65 ~ 5.5           | 1.65 ~ 5.5           |     |     | 5.0  | μΑ   |
| I <sub>CCA</sub> | Quiescent<br>Supply         | $V_{IN} = 5.5V$ or GND,                                 | 0                    | 1.65 ~ 5.5           |     |     | -2.0 | μΑ   |
| ICCA             | Current (2)                 | I <sub>O</sub> = 0, OE = Don't Care,<br>Bn to An        | 1.65 ~ 5.5           | 0                    |     |     | 2.0  | μΛ   |
|                  | Quiescent                   | V <sub>IN</sub> = 5.5V or GND,                          | 1.65 ~ 5.5           | 0                    |     |     | -2.0 |      |
| Іссв             | Supply<br>Current (2)       | I <sub>O</sub> = 0, OE = Don't Care,<br>An to Bn        | 0                    | 1.65 ~ 5.5           |     |     | 2.0  | μΑ   |
| R <sub>PU</sub>  | Resistor Pull-up<br>Value   | V <sub>CCA</sub> & V <sub>CCB</sub> Sides               | 1.65 ~ 5.5           | 1.65 ~ 5.5           |     | 10  |      | kΩ   |

### Notes:

- 1. This table contains the output voltage for static conditions. Dynamic drive specifications are given in Dynamic Output Electrical Characteristics.
- 2. "Don't Care" indicates any valid logic level.
- 3.  $V_{\text{CCI}}$  is the  $V_{\text{CC}}$  associated with the input side.
- 4. Reflects current per supply,  $V_{\text{CCA}}$  or  $V_{\text{CCB}}$ .



## DYNAMIC OUTPUT ELECTRICAL CHARACTERISTICS

# Output Rise / Fall Time<sup>(5)</sup>

Output load:  $C_L = 50$  pF,  $R_{PU} = NC$ , push / pull driver, and  $T_A = -40$ °C to +85°C.

|                   |                                        | V cco <sup>(6)</sup> |              |              |                |      |  |  |
|-------------------|----------------------------------------|----------------------|--------------|--------------|----------------|------|--|--|
| Symbol Parameter  |                                        | 4.5V to 5.5V         | 3.0V to 3.6V | 2.3V to 2.7V | 1.65V to 1.95V | Unit |  |  |
|                   |                                        | Тур.                 | Тур.         | Тур.         | Тур.           |      |  |  |
| t <sub>RISE</sub> | Output Rise Time; An Port, Bn Port (7) | 3                    | 4            | 5            | 7              | ns   |  |  |
| t <sub>FALL</sub> | Output Fall Time; An Port, Bn Port (8) | 1                    | 1            | 1            | 1              | ns   |  |  |

### Notes:

- 5. Output rise and fall times guaranteed by design simulation and characterization; not production tested.
- 6.  $V_{\text{CCO}}$  is the  $V_{\text{CC}}$  associated with the output side.
- 7. See Figure 8.
- 8. See Figure 9.

### **Maximum Data Rate**

Output load:  $C_L = 50$  pF,  $R_{PU} = NC$ , push / pull driver, and  $T_A = -40$ °C to +85°C.

| V <sub>CCA</sub> | Direction | 4.5V to 5.5V | 3.0V to 3.6V | 2.3V to 2.7V | 1.65V to 1.95V | Unit  |
|------------------|-----------|--------------|--------------|--------------|----------------|-------|
|                  |           |              | Mini         | mums         |                |       |
| 4 5 V to 5 5 V   | A to B    | 28           | 23           | 22           | 22             | MHz   |
| 4.5 V to 5.5 V   | B to A    | 28           | 26           | 18           | 10             | IVIMZ |
| 3.0 V to 3.6 V   | A to B    | 26           | 23           | 19           | 11             | MUz   |
| 3.0 V 10 3.6 V   | B to A    | 23           | 23           | 13           | 10             | MHz   |
| 2.3 V to 2.7 V   | A to B    | 18           | 13           | 13           | 9              | MUz   |
| 2.3 V tO 2.7 V   | B to A    | 22           | 19           | 13           | 9              | MHz   |
| 1 65 V to 1 05 V | A to B    | 10           | 10           | 9            | 8              | MUz   |
| 1.65 V to 1.95 V | B to A    | 22           | 11           | 9            | 8              | MHz   |

## **Open-Drain Date Rate**

| V <sub>CCA</sub> | Direction | V <sub>CCB</sub> | Test condition                     | Date Rate | Unit |
|------------------|-----------|------------------|------------------------------------|-----------|------|
| 10V FEV          | A to B    | 1.8 V ~ 5.5 V    | I/O port parallel 1K resistance to | 1         | Mbps |
| 1.8 V ~ 5.5 V    | B to A    |                  | power supply                       | 1         | Mbps |



# **AC CHARACTERISTICS** (9)

Output Load:  $C_L = 50$  pF,  $R_{PU} = NC$ , push / pull driver, and  $T_A = -40$ °C to +85°C.

|                       |                                  | V <sub>CCB</sub> |                  |      |         |         |         |          |          |      |
|-----------------------|----------------------------------|------------------|------------------|------|---------|---------|---------|----------|----------|------|
| Symbol                | Parameter                        | 4.5 V t          | 4.5 V to 5.5 V 3 |      | o 3.6 V | 2.3 V t | o 2.7 V | 1.65 V t | o 1.95 V | Unit |
|                       | •                                | Тур.             | Max.             | Тур. | Max.    | Тур.    | Max.    | Тур.     | Max.     |      |
| V <sub>CCA</sub> = 4. | 5 V to 5.5 V                     |                  |                  |      |         |         |         |          |          |      |
| 4                     | A to B                           | 1                | 3                | 1    | 3       | 1       | 3       | 1        | 3        | 20   |
| t <sub>PLH</sub>      | B to A                           | 1                | 3                | 2    | 4       | 3       | 5       | 4        | 7        | ns   |
| 4                     | A to B                           | 2                | 4                | 3    | 5       | 4       | 6       | 5        | 7        |      |
| t <sub>PHL</sub>      | B to A                           | 2                | 4                | 2    | 5       | 2       | 6       | 5        | 7        | ns   |
|                       | OE to A                          | 4                | 5                | 6    | 10      | 5       | 9       | 7        | 15       |      |
| t <sub>PZL</sub>      | OE to B                          | 3                | 5                | 4    | 7       | 5       | 8       | 10       | 15       | ns   |
|                       | OE to A                          | 65               | 100              | 65   | 105     | 65      | 105     | 65       | 105      |      |
| $t_{PLZ}$             | OE to B                          | 5                | 9                | 6    | 10      | 7       | 12      | 9        | 16       | ns   |
| $V_{CCA} = 3.$        | 0 V to 3.6 V                     |                  |                  |      | •       | •       | •       | -        |          |      |
|                       | A to B                           | 2.0              | 5.0              | 1.5  | 3.0     | 1.5     | 3.0     | 1.5      | 3.0      |      |
| t <sub>PLH</sub>      | B to A                           | 1.5              | 3.0              | 1.5  | 4.0     | 2.0     | 6.0     | 3.0      | 9.0      | ns   |
| ,                     | A to B                           | 2.0              | 4.0              | 2.0  | 4.0     | 2.0     | 5.0     | 3.0      | 5.0      | ns   |
| t <sub>PHL</sub>      | B to A                           | 2.0              | 4.0              | 2.0  | 4.0     | 2.0     | 5.0     | 3.0      | 5.0      |      |
|                       | OE to A                          | 4.0              | 8.0              | 5.0  | 9.0     | 6.0     | 11.0    | 7.0      | 15.0     |      |
| $t_{PZL}$             | OE to B                          | 4.0              | 8.0              | 6.0  | 9.0     | 8.0     | 11.0    | 10.0     | 14.0     | ns   |
|                       | OE to A                          | 100              | 115              | 100  | 115     | 100     | 115     | 100      | 115      |      |
| $t_{PLZ}$             | OE to B                          | 5                | 10               | 4    | 8       | 5       | 10      | 9        | 15       | ns   |
| t <sub>skew</sub>     | A Port,B<br>Port <sup>(10)</sup> | 0.5              | 1.5              | 0.5  | 1.0     | 0.5     | 1.0     | 0.5      | 1.0      | ns   |
| V <sub>CCA</sub> = 2. | 3 V to 2.7 V                     |                  |                  |      |         | •       | •       | 1        |          |      |
|                       | A to B                           | 2.5              | 5.0              | 2.5  | 5.0     | 2.0     | 4.0     | 1.0      | 3.0      |      |
| t <sub>PLH</sub>      | B to A                           | 1.5              | 3.0              | 2.0  | 4.0     | 3.0     | 6.0     | 5.0      | 10.0     | ns   |
|                       | A to B                           | 2.0              | 5.0              | 2.0  | 5.0     | 2.0     | 5.0     | 3.0      | 6.0      |      |
| $t_{PHL}$             | B to A                           | 2.0              | 5.0              | 2.0  | 5.0     | 2.0     | 5.0     | 3.0      | 6.0      | ns   |
|                       | OE to A                          | 5.0              | 10.0             | 5.0  | 10.0    | 6.0     | 12.0    | 9.0      | 18.0     | ns   |
| $t_{PZL}$             | OE to B                          | 4.0              | 8.0              | 4.5  | 9.0     | 5.0     | 10.0    | 9.0      | 18.0     |      |
|                       | OE to A                          | 100              | 115              | 100  | 115     | 100     | 115     | 100      | 115      | ns   |
| $t_{PLZ}$             | OE to B                          | 65               | 110              | 62   | 110     | 65      | 115     | 12       | 25       |      |
| t <sub>SKEW</sub>     | A Port,B<br>Port <sup>(10)</sup> | 0.5              | 1.5              | 0.5  | 1.0     | 0.5     | 1.0     | 0.5      | 1.0      | ns   |



## **AC CHARACTERISTICS (Continued)**

Output Load:  $C_L = 50$  pF,  $R_{PU} = NC$ , push / pull driver, and  $T_A = -40$ °C to +85°C.

|                   |                                  | V <sub>CCB</sub> |      |         |                |      |                |      |                  |    |
|-------------------|----------------------------------|------------------|------|---------|----------------|------|----------------|------|------------------|----|
| Symbol            | Parameter                        | 4.5 V to 5.5 V   |      | 3.0 V t | 3.0 V to 3.6 V |      | 2.3 V to 2.7 V |      | 1.65 V to 1.95 V |    |
|                   |                                  | Тур.             | Max. | Тур.    | Max.           | Тур. | Max.           | Тур. | Max.             |    |
| $V_{CCA} = 1.$    | 65 V to 1.95 \                   | /                |      |         |                |      |                |      |                  |    |
|                   | A to B                           | 4                | 7    | 4       | 7              | 5    | 8              | 5    | 10               | ns |
| t <sub>PLH</sub>  | B to A                           | 1.0              | 2.0  | 1.0     | 2.0            | 1.5  | 3.0            | 5.0  | 10.0             |    |
|                   | A to B                           | 5                | 8    | 3       | 7              | 3    | 7              | 3    | 7                | ns |
| t <sub>PHL</sub>  | B to A                           | 4                | 8    | 3       | 7              | 3    | 7              | 3    | 7                |    |
|                   | OE to A                          | 11               | 15   | 11      | 14             | 14   | 28             | 14   | 23               |    |
| $t_{PZL}$         | OE to B                          | 6                | 14   | 6       | 14             | 6    | 14             | 9    | 16               | ns |
|                   | OE to A                          | 75               | 115  | 75      | 115            | 75   | 115            | 75   | 115              |    |
| $t_{PLZ}$         | OE to B                          | 75               | 115  | 75      | 115            | 75   | 115            | 75   | 115              | ns |
| t <sub>SKEW</sub> | A Port,B<br>Port <sup>(10)</sup> | 0.5              | 1.5  | 0.5     | 1.0            | 0.5  | 1.0            | 0.5  | 1.0              | ns |

### Notes:

- 9. AC characteristics are guaranteed by design and characterization.
- 10. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (An or Bn) and switching with the same polarity (LOW to HIGH or HIGH to LOW) (see Figure 11). Skew is guaranteed; not production tested.



## **CAPACITANCE**

 $T_A = +25$ °C.

| Symbol    | Parameter                           | Conditions                                           | Тур. | Unit |
|-----------|-------------------------------------|------------------------------------------------------|------|------|
| $C_{IN}$  | Input Capacitance Control Pin (OEn) | $V_{CCA} = V_{CCB} = GND$                            | 2.2  | pF   |
| $C_{I/O}$ | Input/Output Capacitance, An, Bn    | $V_{CCA} = V_{CCB} = 5.0 \text{ V, OE} = \text{GND}$ | 13   | pF   |

## **AC TEST REFERENCE CIRCUITS**



Figure 4. AC Test Circuit

## **AC TEST REFERENCE CONDITIONS**

## **Propagation Delay Test Conditions**(11)

| Test                                | Input Signal | Output Enable Control |  |
|-------------------------------------|--------------|-----------------------|--|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Data Pulses  | V <sub>CCA</sub>      |  |
| t <sub>PZL</sub> (OE to An, Bn)     | 0 V          | LOW to HIGH Switch    |  |
| t <sub>PLZ</sub> (OE to An, Bn)     | 0 V          | HIGH to LOW Switch    |  |

### Note:

11. For  $t_{PZL}$  and  $t_{PLZ}$  testing, an external 2.2 k $\Omega$ pull-up resister to  $V_{CCO}$  is required in order to force the I/O pins high while OE is Low because when OE is low, the internal 10 k $\Omega$  R<sub>PU</sub>s are decoupled from their respective  $V_{CC}$ 's.

### **AC Load Conditions**

| V <sub>cco</sub> | C <sub>L</sub> | $R_L$ |
|------------------|----------------|-------|
| 1.8 ± 0.15 V     | 50 pF          | NC    |
| 2.5 ± 0.2 V      | 50 pF          | NC    |
| 3.3 ± 0.3 V      | 50 pF          | NC    |
| 5.0 ± 0.5 V      | 50 pF          | NC    |



## **Timing Diagrams**



Figure 5. Waveform Inverting and Non-Inverting Functions (12)

Figure 6. 3-STATE Output Low Enable Time<sup>(12)</sup>



Figure 8. Active Output Rise Time



Figure 9. Active Output Fall Time



Figure 10. F-Toggle Rate

Figure 11. Output Skew Time

### Notes:

- $$\begin{split} &12. \text{ Input } t_R = t_F = 2.0 \text{ ns, } 10\% \text{ to } 90\% \text{ at } V_{IN} = 1.65 \text{ V to } 1.95 \text{ V}; \\ &\text{Input } t_R = t_F = 2.0 \text{ ns, } 10\% \text{ to } 90\% \text{ at } V_{IN} = 2.3 \text{ V to } 2.7 \text{ V}; \\ &\text{Input } t_R = t_F = 2.5 \text{ ns, } 10\% \text{ to } 90\%, \text{ at } V_{IN} = 3.0 \text{ V to } 3.6 \text{ V only;} \\ &\text{Input } t_R = t_F = 2.5 \text{ ns, } 10\% \text{ to } 90\%, \text{ at } V_{IN} = 4.5 \text{ V to } 5.5 \text{ V only.} \end{split}$$
- 13.  $V_{CCI} = V_{CCA}$  for control pin OE or Vmi =  $(V_{CCA} / 2)$ .



## **PACKAGE OUTLINE**

## SSOP-24







| Cumbal | Dimensions in Millimeters |         |       |  |
|--------|---------------------------|---------|-------|--|
| Symbol | Min                       | Nom     | Max   |  |
| A      | -                         | -       | 1.75  |  |
| A1     | 0.10                      | -       | 0.25S |  |
| A2     | 1.30                      | 1.40    | 1.50  |  |
| A3     | 0.34                      | 0.39    | 0.44  |  |
| b      | 0.23                      | 0.28    | 0.33  |  |
| С      | 0.10                      | -       | 0.19  |  |
| D      | 8.45                      | 8.65    | 8.85  |  |
| E      | 5.80                      | 6.00    | 6.20  |  |
| E1     | 3.70                      | 3.90    | 4.10  |  |
| е      | 0.635BSC                  |         |       |  |
| L      | 0.50                      | 0.65    | 0.80  |  |
| L1     |                           | 1.05BSC |       |  |
| L2     | 0.25BSC                   |         |       |  |